|
[ÀüÀÚ°øÇаú] FPGA[field programmable gate array]¿¡ ´ëÇÏ¿© / FPGA¿¡ ´ëÇÏ¿© (field programmable gate array) ¸ñÂ÷ 1. FPGA Á¤ÀÇ 2. FPGA¶õ 3. FPGA´Â ¾î´À ¹üÁÖ¿¡ ¼ÓÇϴ°¡ 4. FPGAÀÇ ÀåÁ¡ 5-1. FPGAÀÇ ´ÜÁ¡ 5-2. FPGA ´ÜÁ¡ÀÇ ±Øº¹ 6. FPGAÀÇ °£´ÜÇÑ ±¸Á¶ 7. CLB¿¡ ´ëÇÏ¿© (Xilinx FPGA Âü°í) 8. IOB¿¡ ´ëÇÏ¿© 9. FPGAÀÇ Á¾·ù (Xilinx FPGA) 10. ÃÖ±Ù ±â¼úÀÇ ¹ßÀü - FPGAÀÇ º¸¾È (L¡¦ |
|
|
|
|
|
Å×Å©Ç÷º½º FPGA RTL ¿£Áö´Ï¾î ÃÖÁ¾ ÇÕ°Ý ÀÚ±â¼Ò°³¼(ÀÚ¼Ò¼) / 1. Á÷¹« °ü·Ã °æÇè ±â¼ú RTL ¼³°è ¿£Áö´Ï¾î´Â ȸ·Î¿¡ ´ëÇÑ ÀÌÇظ¦ ¹ÙÅÁÀ¸·Î ¸ñÇ¥ ¾ÖÇø®ÄÉÀ̼ǿ¡ ÃÖÀûÈµÈ ¼³°è ¿ª·®ÀÌ ÇÊ¿äÇÕ´Ï´Ù. Àú´Â À̸¦ À§ÇØ ´ÙÀ½°ú °°Àº °æÇèÀ» ½×¾Æ¿Ô½À´Ï´Ù. ù°, Á÷¹« ¼öÇà¿¡ ÇÊ¿äÇÑ Àü°ø Áö½ÄÀ» °®Ãè½À´Ï´Ù. ÀüÀÚȸ·Î1,2, ÁýÀûȸ·Î, µðÁöÅÐ³í¸®È¸·Î1,2, °í±ÞµðÁöÅÐȸ·Î °ú¸ñÀ» ¼ö°Çϸç ȸ¡¦ |
|
|
|
|
|
fpga bcdconverter / 1) Verilog Code / ÁÖ¼® 2) RTL Map 3) Synthesis Report 4) Test Bench Code 5) Simulation Result 6) DISCUSSION 2. HOMEWORK2. BINARY TO BCD CONVERTER / 1) Verilog Code / ÁÖ¼® 2) RTL Map 3) Synthesis Report 4) Test Bench Code 5) Simulation Result 6) DISCUSSION 3. HOMEWORK3. BINARY TO 7SEGMENT DECODER |
|
·¹Æ÷Æ® >
±âŸ  | 
16p age   | 
3,000 ¿ø
|
|
|
|
|
|
FPGA Board¸¦ ÀÌ¿ëÇÑ FSMȸ·ÎÀÇ ±¸Çö (up-counter) °á°ú·¹Æ÷Æ® / 1. ½ÇÇè Á¦¸ñ 2. ½ÇÇè °á°ú 3. °íÂû / 1. ½ÇÇè Á¦¸ñ FPGA º¸µå¸¦ ÀÌ¿ëÇÑ FSM ȸ·ÎÀÇ ±¸ÇöÀº µðÁöÅРȸ·Î ¼³°è¿¡¼ Áß¿äÇÑ ÁÖÁ¦·Î, ƯÈ÷ Ä«¿îÅÍ¿Í °°Àº ±âº»ÀûÀÎ ±¸Á¶¸¦ ±¸ÇöÇÏ´Â µ¥ À¯¿ëÇÏ´Ù. ÀÌ ½ÇÇèÀÇ ÁÖ¿ä ¸ñÇ¥´Â »óÅ ±â°è(Finite State Machine) °³³äÀ» ÀÌÇØÇÏ°í, À̸¦ È°¿ëÇÏ¿© Up Counter¶ó´Â Ä«¿îÅÍ È¸·Î¸¦ ¡¦ |
|
|
|
|
|
FPGA [ ROM , RAM ] / 1. ROM-ÄÚµå 2. ROM-ÆÄÇü 3. `ÆÄÇü¿¡ ´ëÇÑ ÅäÀÇ` 4. ROM-ÇÉÇ÷¡³Ê 5. DE2º¸µå ½Ç½À°á°ú-ROM 6. DE2º¸µå ½Ç½À°á°ú¿¡ ´ëÇÑ ÅäÀÇ 7. RAM-ÄÚµå 8. RAM- ÆÄÇü 9. ÆÄÇü¿¡ ´ëÇÑ ÅäÀÇ 10. DE2º¸µå ½Ç½À °á°ú –RAM 11. DE2º¸µå ½Ç½À °á°ú¿¡ ´ëÇÑ ÅäÀÇ 12. RAM-ÇÉÇ÷¡³Ê / 1. ROM-ÄÚµå FPGA¿¡¼ ROMÀº Àбâ Àü¿ë ¸Þ¸ð¸®·Î, ÁÖ·Î °íÁ¤µÈ µ¥ÀÌÅ͸¦ ÀúÀåÇϴ¡¦ |
|
·¹Æ÷Æ® >
±âŸ  | 
10p age   | 
3,000 ¿ø
|
|
|
|
|
|
FPGA 16½ºÀ§Ä¡¿¡¼ 7¼¼±×¸ÕÆ®Ãâ·Â , 4ºñÆ®°¡»ê±â¿¡¼ 7ºñÆ®¼¼±×¸ÕÆ®Ãâ·Â / 1) VHDL ÄÚµå 2) ½Ã¹Ä·¹ÀÌ¼Ç ÆÄÇü 3) ÆÄÇü¿¡ ´ëÇÑ ÅäÀÇ 4) DE2º¸µå ½Ç½À°á°ú 2. 4bits °¡»ê±â(½ºÀ§Ä¡ÀÔ·Â)ÀÇ 5°³(ȤÀº 2°³) 7-segments Ãâ·Â / 1) VHDL ÄÚµå 2) ½Ã¹Ä·¹ÀÌ¼Ç ÆÄÇü 3) ÆÄÇü¿¡ ´ëÇÑ ÅäÀÇ 4) DE2º¸µå ½Ç½À°á°ú 1. 16 ½ºÀ§Ä¡ ÀԷ¿¡ µû¸¥ 7 segment Ãâ·Â FPGA¿¡¼ 16°³ÀÇ ½ºÀ§Ä¡¸¦ ÀԷ¡¦ |
|
|
|
|
|
FPGA DE2º¸µå½Ç½À [nand°ÔÀÌÆ® , bufferȸ·Î] / 1. ½Ç½À1(nand°ÔÀÌÆ®) 2. ½Ç½À4(»óÅÂBufferȸ·Î) / 1. ½Ç½À1(nand°ÔÀÌÆ®) FPGA DE2 º¸µå¸¦ ÀÌ¿ëÇÑ NAND °ÔÀÌÆ® ½Ç½ÀÀº µðÁöÅÐ ³í¸® ȸ·ÎÀÇ ±âº»ÀûÀÎ ±¸¼º ¿ä¼Ò¸¦ ÀÌÇØÇÏ°í FPGAÀÇ ÇÁ·Î±×·¡¹Ö ¹× ¼³°è ¹æ¹ýÀ» ÀÍÈ÷±â À§ÇÑ Áß¿äÇÑ °úÁ¤ÀÌ´Ù. NAND °ÔÀÌÆ®´Â AND °ÔÀÌÆ®ÀÇ Ãâ·ÂÀ» ¹ÝÀü½ÃŲ ÇüÅ·Î, µÎ ÀÔ·ÂÀÌ ¸ðµÎ 1ÀÏ ¶§¸¸ Ãâ·ÂÀÌ 0ÀÌ µÇ¡¦ |
|
|
|
|
|
FPGA Board¸¦ ÀÌ¿ëÇÑ FSMȸ·ÎÀÇ ±¸Çö (up-counter) ¿¹ºñ·¹Æ÷Æ® / 1. ½ÇÇè Á¦¸ñ 2. ½ÇÇè ¸ñÇ¥ 3. ½ÇÇè Àåºñ ¹× ºÎÇ° 4. °ü·ÃÀÌ·Ð 5. Vivado Simulation Result 6. Âü°í¹®Çå / 1. ½ÇÇè Á¦¸ñ FPGA º¸µå¸¦ ÀÌ¿ëÇÑ FSM ȸ·ÎÀÇ ±¸Çö(Up-Counter)À̶ó´Â Á¦¸ñ ¾Æ·¡, À̹ø ½ÇÇèÀÇ ¸ñÀû°ú Á߿伺À» »ó¼¼È÷ »ìÆ캸°Ú´Ù. º» ½ÇÇèÀº FPGA(Field Programmable Gate Array) º¸µå¸¦ È°¿ëÇÏ¿© »óÅ¡¦ |
|
|
|
|
|
FPGA Ä«¿îÅÍ , »óŸӽŠ/ 1. Ä«¿îÅÍ-vhdlÄÚµå 2. Ä«¿îÅÍ-ÇÉÇ÷¡³Ê 3. Ä«¿îÅÍ- ÆÄÇü 4. `ÆÄÇü¿¡ ´ëÇÑ ÅäÀÇ` 5. DE2º¸µå ½Ç½À°á°ú 6. DE2º¸µå¿¡ ´ëÇÑ ½Ç½À ÅäÀÇ 7. Moore Machine – vhdlÄڵ尪 8. Moore Machine-ÇÉÇ÷¡³Ê 9. Moore Machine-ÆÄÇü 10. ÆÄÇü¿¡ ´ëÇÑ ÅäÀÇ 11. DE2º¸µå ½Ç½À°á°ú 12. mealy Machine – vhdlÄÚµå 13. mealy Machine-ÇÉÇ÷¡³Ê 14. mealy¡¦ |
|
·¹Æ÷Æ® >
±âŸ  | 
13p age   | 
3,000 ¿ø
|
|
|
|
|
|
FPGA [component , generate , generic ] / 1. Component 2. Generate 3. Generic / 1. Component 1 Multiplexer ÇüÅ·Π¼³°èµÇ¾î ÀÔ·Â ½ÅÈ£ÀÇ Á¶ÇÕ¿¡ µû¶ó ¿øÇÏ´Â ½ÅÈ£¸¦ ¼±ÅÃÇÒ ¼ö ÀÖ¾î º¹ÀâÇÑ ½ÅÈ£ ó¸® ¹× µ¥ÀÌÅÍ Àü¼ÛÀ» °£¼ÒÈÇÑ´Ù. ÀÌ Component´Â µ¥ÀÌÅÍ °æ·Î ¼³°è¿¡¼ Áß¿äÇÑ ºÎºÐÀ» Â÷ÁöÇϸç, ´Ù¾çÇÑ ½ÅÈ£ ¼Ò½º¿ÍÀÇ Åë½ÅÀ» È¿°úÀûÀ¸·Î ¼öÇàÇÏ°Ô ÇØÁØ´Ù. IO Port´Â ¿ÜºÎ ½Å¡¦ |
|
|
|
|